Jobs
My ads
My job alerts
Sign in
Find a job Career Tips Companies
Find

Verification / senior verification engineer

Cambridge
Riverlane
Verification engineer
€74,000 a year
Posted: 6 May
Offer description

Cambridge, UK | Full-time | Permanent | Hybrid
Salary: £60,000 to £88,000 (DOE) + Bonus + Benefits

Salary range is broad and based on experience: level, relevant industry experience, transferable skills and achievements. If you prefer part‑time, indicate your preferred schedule in your cover letter.


About Us

Riverlane’s mission is to master quantum error correction (QEC) and unlock a new age of human progress. From advances in material and climate science, to complex chemistry simulation for new drug design, quantum computers will help humanity solve some of its most important challenges. But without QEC, the industry’s defining technical challenge, such breakthroughs can never be achieved. Riverlane is the world leader in QEC technology. QEC is a complex problem that requires a range of skills, talent and passion.

Having raised more than $125M in funding to date to accelerate our cutting‑edge R&D in quantum error correction (QEC), Riverlane partners with many of the world’s leading quantum hardware providers and government agencies to make fault‑tolerant quantum computing a reality. We’re making remarkable progress and growing fast.


About The Role

We have an exceptional opportunity for a Verification / Senior Verification Engineer to join our talented team of hardware designers and embedded software engineers. Together, you’ll deliver fully verified, high‑performance, and trusted systems. In this exciting role you'll have end‑to‑end visibility across the entire stack, owning every aspect of verification and shaping how quality and reliability are built into our cutting‑edge technology. You do not need a background in quantum computing! You will learn this along the way.


What You Will Do

* Proactively work with designers and architects to define verification plans based on design specifications. Own detailed test strategies across block‑level and system‑level designs.
* Develop and implement scalable testbenches, including checkers, reference models and coverage groups in SystemVerilog. Implement self‑testing, directed and random tests to ensure every part of the system performs flawlessly.
* Maintain the health and evolution of the design verification environment, tracking regressions, coverage metrics and bugs to ensure our systems meet the highest standards of quality and reliability.


What We Need

* Demonstrable commercial experience in functional verification, including ownership of verification planning and strategy.
* Proven experience of testbench design with verification frameworks like UVM/OVM.
* Knowledge of SystemVerilog assertion (SVA).
* Exposure to different programming languages such as C, C++ and Python.
* A proactive person who can independently define the scope of work.
* A collaborative person with excellent communication skills, who actively shares (and listens to) constructive feedback.
* Ability to work effectively with ambiguity and changing requirements.
* Experience debugging across RTL, simulation, and hardware.


Even Better If…

* Formal verification experience.


What Can You Expect From Us

* A comprehensive benefits package that includes an annual bonus plan, private medical insurance, life insurance, and a contributory pension scheme.
* Equity, so that our team can share in the long‑term success of Riverlane.
* 28 days annual leave, plus bank holidays and enhanced family leave.
* A diverse work environment that brings together experts in many fields (including software and hardware development, quantum information theory, physics and maths) and over 20 different nationalities.
* A learning environment that encourages individual, team and company growth and development, including a regular programme of learning events and training and conference budgets.

Everyone is welcome at Riverlane. We are an equal opportunities employer and encourage applications from eligible and suitably qualified candidates regardless of age, disability, ethnicity, gender, gender reassignment, religion or belief, sexual orientation, marital or civil partnership status, or pregnancy and maternity/paternity.

Women and other underrepresented groups may be less likely to apply for a role unless they meet all or nearly all of the requirements. If this applies to you, we still encourage you to apply – you may be a great fit, even if you don’t meet every single qualification. We’d love to hear from you.

If you need any adjustments made to the application or selection process so you can do your best, please let us know. We will be happy to help.

GDPR notice: Riverlane collects and processes personal data in accordance with applicable data protection laws. If you are a European Job Applicant see privacy notice for further details.

#J-18808-Ljbffr

Apply
Create E-mail Alert
Job alert activated
Saved
Save
Similar job
Senior verification engineer – hybrid, equity & bonus
Cambridge
Riverlane Ltd
Verification engineer
€70,000 a year
Similar job
Graduate system verification engineer
Cambridge
CMR Surgical
Verification engineer
€35,000 a year
Similar job
Shape next-gen gpu verification engineer (senior/staff)
Cambridge
ARM
Verification engineer
€55,000 a year
See more jobs
Similar jobs
Administration jobs in Cambridge
jobs Cambridge
jobs Cambridgeshire
jobs England
Home > Jobs > Administration jobs > Verification engineer jobs > Verification engineer jobs in Cambridge > Verification / Senior Verification Engineer

About Jobijoba

  • Career Advice
  • Company Reviews

Search for jobs

  • Jobs by Job Title
  • Jobs by Industry
  • Jobs by Company
  • Jobs by Location
  • Jobs by Keywords

Contact / Partnership

  • Contact
  • Publish your job offers on Jobijoba

Legal notice - Terms of Service - Privacy Policy - Manage my cookies - Accessibility: Not compliant

© 2026 Jobijoba - All Rights Reserved

Apply
Create E-mail Alert
Job alert activated
Saved
Save