Summary:
Come join Apple’s growing wireless silicon development team. Our wireless SOC organization is responsible for all aspects of wireless silicon development. With a particular emphasis on highly energy-efficient design and new technologies that transform the user experience at the product level, all of which is driven by a world-class vertically integrated engineering team spanning RF/Analog architecture, and design, Systems/PHY/MAC architecture and design, VLSI/RTL design and integration, Emulation, Design Verification, Test and Validation, and FW/SW engineering.
Key Qualifications:
5+ years of experiences in Low Power ASIC design and SOC integrationProficiency in ASIC logic designExtensive experience with SoC power management design including power gating, isolation, retention and DVFS techniquesSoC level clock mesh / reset design experience desirableProficiency in scripting languages (Shell and Perl highly desirable, Python skills are a plus)Deep understanding of ASIC low power design techniques, e.g. Power analysis, UPF, VCLPHands on experience with PTPX and Power Artist power analysis tools is a plusSystem architecture knowledge is a bonusSilicon validation / power measurement experience is a plus
Description:
- Drive SoC low power micro-architecture, definition, implementation, and analysis- Own complex SoC power management, boot flow, clock and reset management- Write micro-architecture specifications and design specifications- Design, implement, and debug complex logic designs- Integrate complex IPs into SoC- Run tools to ensure lint-free and CDC clean design- Support all front end design and integration activities such as synthesis and timing constraints- Support pre and post silicon validation
Additional Requirements: