Senior Verification Engineer – High-Speed Networking
leader in the design, development manufacturer of Semiconductor, Datacentre equipment & high-performance infrastructure & applications are seeking a senior verification engineer to support the high-speed networking function within the engineering team.
The focus of the role will be on building and maintaining sophisticated, class-based UVM verification environments, driving coverage closure, and supporting SoC-level integration. This role involves close collaboration with design, architecture, software and systems teams to deliver production-ready silicon for demanding networking applications.
Key Responsibilities
1. Verify high-speed connectivity IP using advanced SystemVerilog UVM methodologies.
2. Develop constrained-random test environments and execute comprehensive verification plans.
3. Define test plans and drive functional and code coverage to verification sign-off.
4. Integrate and configure verification IP (VIP) for industry-standard protocols.
5. Support SoC-level verification, including embedded processor co-simulation and system-level debug.
6. Automate regression testing using Python and CI/CD-based verification workflows.
7. Collaborate across hardware and software teams to debug issues and continuously improve verification quality.
Essential Skills and Experience required
8. Strong experience with UVM, constrained-random verification and coverage-driven verification sign-off.
9. Hands-on verification experience with 100Gb Ethernet, PCIe Gen5, and AMBA/AXI protocols.
10. Some proficiency in Python scripting for automation and regression management within CI/CD environments.
11. Experience with adaptive SoC design and verification flows, including Vivado and Vitis.
12. Solid understanding of embedded processor co-simulation, SoC integration and debug in a semiconductor context.
,