Jobs
My ads
My job alerts
Sign in
Find a job Career Tips Companies
Find

Design for test - dv engineer

Cambridge
Advanced Micro Devices
Engineer
€75,000 a year
Posted: 23 February
Offer description

WHAT YOU DO AT AMD CHANGES EVERYTHING

At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.


THE ROLE

We are seeking an experienced DFT Design Verification (DFT DV) engineer to join our CPU Cores team in Cambridge, UK. The ideal candidate will have a strong technical background and experience in DFT and DV methodologies, particularly in the context of CPU core design and development.

As a DFT DV engineer in AMD's CPU Cores team, you will have an outstanding opportunity to work on AMD’s next-generation CPU core designs. You will work as part of an experienced, skilled and motivated engineering team with a strong track record for success. You will help make AMD’s ambitious future CPU roadmap a reality while working in a highly collaborative environment at the cutting edge of technology.

As a senior member within the DFT team, you will work closely with the Architecture, Design, Verification, Physical Design teams and Product Engineers to achieve first pass silicon success. This role involves performing DFT verification tasks for AMD's next generation CPU Cores which are high-performance, energy efficient designs targeted for client, desktop and data center CPU markets.


THE PERSON

The ideal candidate should demonstrate a genuine passion for modern, complex processor architectures, design and verification and an overall enthusiasm for DFT. As a collaborative team player, you will have outstanding communication skills and experience in working effectively with engineers across various locations and time zones. Your strong analytical and problem-solving abilities will empower you to tackle challenges enthusiastically and with a willingness to learn.

A successful candidate will exhibit strong design verification knowledge and experience, complimented by a robust, self-motivated work ethic and strong leadership qualities. Additionally, you should have a keen eye for detail and the capability to think critically. The role requires a proactive self-starter who can take initiative and independently drive tasks to successful completion.


KEY RESPONSIBILITIES

* Verify advanced Design for Test (DFT) functions such as Scan, Memory BIST, JTAG/IJTAG/P1500 and partitioned test structures.
* Work with architects, designers and post silicon teams to come up with detailed test plan to verify the new features.
* Develop test benches and build directed and random verification tests to verify DFT implementation at RTL/gate-level and provide timely feedback to the designers.
* Debug test failures to determine the root cause; work with RTL and firmware engineers to resolve design defects and correct any test issues.
* Work on code/functional coverage improvements to achieve design verification metrics defined for various project milestones.
* Co-ordinate with test engineers and generate high quality test patterns and DV tests to run on Silicon.
* Act as a bridge between test engineers and design teams in debugging silicon failures and provide support to triage the issue till it is resolved.
* Collaborate with other DFT DV team members across various sites and time zones to innovate and improve DV methodologies/flows, develop unified DFT DV strategies and to share best practices.
* Mentor and coaching junior engineers


PREFERRED EXPERIENCE

* Solid DFT verification skills using Verilog, System Verilog, C/C++/Assembly, OOP, Perl/Python etc.
* Good understanding of Design for Test architecture and methodologies(e.g. JTAG(IEEE 1149.x), IJTAG(IEEE P1687), Core Test(IEEE P1500), Scan, MBIST etc.)
* Strong skills in Verilog simulation and debugging using simulation tools(like VCS), Verilog RTL etc.
* Prior experience in working with version control systems like perforce, git etc would be critical.
* Write, maintain and enhance scripts using Perl, Python or other scripting languages.
* Prior exposure and strong desire to adopt AI capabilities in day today DV work flow.
* Prior experience in UVM, Formal Verification, Assertion Based Verification flows etc would be given weightage.
* Experience in developing UVM based verification frameworks and testbenches, processes and flows and automating workflows in a distributed compute environment.
* Prior experience in working on high-performance, power efficient designs would be a bonus.
* Knowledge of advanced DFT components SSN(Streaming Scan Network), SSH, Test Compression, OCC etc.
* Knowledge of MBIST implementation flows and experience in MBIST DV will be a strong plus.
* Knowledge of ATPG pattern verification and gate-level simulation flows using Synopsys VCS and Verdi or other state of the art EDA tools.
* Exposure to post-silicon testing and tester pattern debug are major assets.
* Strong problem solving and debug skills across various levels of design hierarchies.
* Must have good communication skills and the ability to work in a worldwide team environment.
* Exposure to leadership or mentorship is an asset.


ACADEMIC CREDENTIALS

* Bachelors or Masters degree in Computer/Electrical/Electronics Engineering

Benefits offered are described: AMD benefits at a glance.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.

This posting is for an existing vacancy.

#J-18808-Ljbffr

Apply
Create E-mail Alert
Job alert activated
Saved
Save
Similar job
Ec&i engineer
Royston
Johnson Matthey Plc
Engineer
Similar job
Plant improvement engineer
Royston
Johnson Matthey Plc
Engineer
Similar job
Weighing engineer
Cambridge
STC Solutions
Engineer
£35,000 a year
See more jobs
Similar jobs
Engineering jobs in Cambridge
jobs Cambridge
jobs Cambridgeshire
jobs England
Home > Jobs > Engineering jobs > Engineer jobs > Engineer jobs in Cambridge > Design For Test - DV Engineer

About Jobijoba

  • Career Advice
  • Company Reviews

Search for jobs

  • Jobs by Job Title
  • Jobs by Industry
  • Jobs by Company
  • Jobs by Location
  • Jobs by Keywords

Contact / Partnership

  • Contact
  • Publish your job offers on Jobijoba

Legal notice - Terms of Service - Privacy Policy - Manage my cookies - Accessibility: Not compliant

© 2026 Jobijoba - All Rights Reserved

Apply
Create E-mail Alert
Job alert activated
Saved
Save